...
首页> 外文期刊>EURASIP journal on applied signal processing >FPGA-based configurable systolic architecture for window-based image processing
【24h】

FPGA-based configurable systolic architecture for window-based image processing

机译:基于FPGA的可配置脉动体系结构,用于基于窗口的图像处理

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Image processing requires more computational power and data throughput than most conventional processors can provide. Designing specific hardware can improve execution time and achieve better performance per unit of silicon area. A field-programmable-gate-array- (FPGA-) based configurable systolic architecture specially tailored for real-time window-based image operations is presented in this paper. The architecture is based on a 2D systolic array of 7 x 7 configurable window processors. The architecture was implemented on an FPGA to execute algorithms with window sizes up to 7 x 7, but the design is scalable to cover larger window sizes if required. The architecture reaches a throughput of 3.16 GOPs at a 60 MHz clock frequency and a processing time of 8.35 milliseconds for 7 X 7 generic window-based operators on 512 x 512 gray-level images. The architecture compares favorably with other architectures in terms of performance and hardware utilization. Theoretical and experimental results are presented to demonstrate the architecture effectiveness.
机译:图像处理比大多数常规处理器所能提供的计算能力和数据吞吐量更高。设计特定的硬件可以缩短执行时间并在单位硅面积上实现更好的性能。本文提出了一种基于现场可编程门阵列(FPGA)的可配置脉动体系结构,该体系结构专门针对基于实时窗口的图像操作而量身定制。该体系结构基于7 x 7可配置窗口处理器的2D脉动阵列。该架构是在FPGA上实现的,以执行最大7 x 7的窗口大小的算法,但如果需要,该设计可扩展以覆盖更大的窗口大小。对于512 x 512灰度图像上的7 X 7通用基于窗口的运算符,该架构在60 MHz时钟频率下的吞吐量为3.16 GOP,处理时间为8.35毫秒。就性能和硬件利用率而言,该体系结构可与其他体系结构相媲美。提出了理论和实验结果,以证明该体系结构的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号