首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A 5.8-Gbps low-noise scalable low-voltage signaling serial link transmitter for MIPI M-PHY in 40-nm CMOS
【24h】

A 5.8-Gbps low-noise scalable low-voltage signaling serial link transmitter for MIPI M-PHY in 40-nm CMOS

机译:适用于40 nm CMOS的MIPI M-PHY的5.8 Gbps低噪声可扩展低电压信号串行链路发送器

获取原文
获取原文并翻译 | 示例
           

摘要

A scalable low-voltage signaling (SLVS) serial link transmitter for MIPI M-PHY is presented in this paper. It delivers 200-400 mV pp signals at date rates of 1.25-5.8 Gbps. The integrated circuit entity consists of the actual SLVS driver, an ADPLL-based clock synthesizer with a frequency multiplier, and an internal test signal generator with pseudo-random binary sequences. The circuit has been fabricated in a 40-nm CMOS process. The overall active die area is 0.2 mm(2), while the actual driver occupies only 190 mu m(2). In this work it was confirmed that a low-power SLVS driver meets the stringent common-mode noise generation limits set for serial interfaces used in mobile devices. Noise power density remains below -138 dBm/Hz at all data rates. Total power consumption of the transmitter is kept low by utilizing dynamic CMOS pre-drivers and a low drop-out voltage regulator. It achieves power efficiency of 0.44-1.4 mW/Gbps with external clock and 2.6-4.7 mW/Gbps with clock synthesizer.
机译:本文介绍了用于MIPI M-PHY的可扩展的低压信号(SLVS)串行链路发送器。它以1.25-5.8 Gbps的数据速率提供200-400 mV pp信号。该集成电路实体包括实际的SLVS驱动器,带倍频器的基于ADPLL的时钟合成器以及带伪随机二进制序列的内部测试信号发生器。该电路采用40纳米CMOS工艺制造。整个活动芯片面积为0.2 mm(2),而实际驱动器仅占用190μm(2)。在这项工作中,已确认低功耗SLVS驱动器符合为移动设备中使用的串行接口设置的严格的共模噪声生成限制。在所有数据速率下,噪声功率密度均保持在-138 dBm / Hz以下。利用动态CMOS预驱动器和低压差稳压器,可将发射机的总功耗保持在较低水平。外部时钟可实现0.44-1.4 mW / Gbps的功率效率,时钟合成器可实现2.6-4.7 mW / Gbps的功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号