...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design of CMOS three-stage amplifiers for fast-settling switched-capacitor circuits
【24h】

Design of CMOS three-stage amplifiers for fast-settling switched-capacitor circuits

机译:用于快速建立开关电容电路的CMOS三级放大器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a time-domain design procedure for fast-settling three-stage amplifiers is presented. In the proposed design approach, the amplifier is designed to settle within a specific time with a given settling accuracy and circuit noise budget by optimizing both the power consumption and silicon die area. Both linear and nonlinear settling regions of three-stage amplifiers are considered and optimal values of the amplifier stages transconductance and compensation capacitors are obtained using the genetic algorithm optimization. Detailed design equations are provided and circuit level simulation results using a 90 nm CMOS technology are presented to evaluate the usefulness of the proposed design scheme respected to the previously reported design approaches.
机译:本文提出了一种用于快速建立三级放大器的时域设计程序。在建议的设计方法中,该放大器被设计为通过优化功耗和硅芯片面积,在给定的建立精度和电路噪声预算的情况下,在特定的时间内稳定下来。同时考虑了三级放大器的线性和非线性稳定区域,并使用遗传算法优化来获得放大器级跨导和补偿电容器的最佳值。提供了详细的设计方程式,并给出了使用90 nm CMOS技术的电路级仿真结果,以评估针对先前报道的设计方法提出的设计方案的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号