...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >An ultra-low power successive approximation A/D converter with time-domain comparator
【24h】

An ultra-low power successive approximation A/D converter with time-domain comparator

机译:具有时域比较器的超低功耗逐次逼近型A / D转换器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an ultra-low power successive approximation analog-to-digital converter. An improved implementation of the binary weighted capacitors array and a novel comparator that operates in the time instead of the voltage domain are effective and power efficient. The circuit, fabricated in a conventional 0.18-μm CMOS technology, achieves a sampling rate of 100 kS/s and an effective number of bit of 9.4. Using a 1-V supply voltage, the achieved power consumption is 3.8 μW, leading to a Figure of Merit as low as 56 fJ/conversion-level.
机译:本文提出了一种超低功耗逐次逼近型模数转换器。二进制加权电容器阵列的改进实现方式和在时间范围内而不是在电压域内工作的新型比较器是有效且高效的。该电路采用传统的0.18-μmCMOS技术制造,可实现100 kS / s的采样率和9.4的有效位数。使用1V电源电压时,实现的功耗为3.8μW,因此品质因数低至56 fJ /转换级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号