...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >FPGA-implementation of dynamic time delay neural network for power amplifier behavioral modeling
【24h】

FPGA-implementation of dynamic time delay neural network for power amplifier behavioral modeling

机译:动态时延神经网络的FPGA实现,用于功率放大器行为建模

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose new architectures for FPGA-implementation of a dynamic neural network power amplifier behavioral modeling. The real-valued time-delay neural network (RVTDNN) and the backpropagation (BP) learning algorithm were implemented on FPGA using Xilinx system generator for DSP and the Virtex-6 FPGA ML605 evaluation kit. Different RVTDNN architectures are proposed for various values of the number of hidden neurons, the activation function resolution, and the fixed-point data format. These architectures are evaluated and compared in terms of modeling performances and resource utilization using 16-QAM modulated test signal.
机译:在本文中,我们提出了一种用于FPGA实现动态神经网络功率放大器行为建模的新架构。使用用于DSP的Xilinx系统生成器和Virtex-6 FPGA ML605评估套件,在FPGA上实现了实值时延神经网络(RVTDNN)和反向传播(BP)学习算法。针对隐藏神经元数量,激活函数分辨率和定点数据格式的各种值,提出了不同的RVTDNN体系结构。使用16-QAM调制测试信号对这些体系结构的建模性能和资源利用率进行评估和比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号