首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A reconfigurable analog processor using coarse-grained, heterogeneous configurable analog blocks for field programmable mixed-signal processing
【24h】

A reconfigurable analog processor using coarse-grained, heterogeneous configurable analog blocks for field programmable mixed-signal processing

机译:使用粗粒度,异构可配置模拟块的可重配置模拟处理器,用于现场可编程混合信号处理

获取原文
获取原文并翻译 | 示例
           

摘要

A field programmable analog array (FPAA), designed for a reconfigurable analog processor, introduces coarse-grained, heterogeneous configurable analog blocks that improves performance and power consumption. Designed in an SMIC standard 0.18 μm CMOS process, mixed-signal processing can be performed by the assistance of an on-chip MCU and configurable digital blocks. Relative precision of the analog processing is 99.5%. A PID controller is shown as an application example. With a total die area of 11 mm~2, the maximum power consumption is 17.6 mA with a 3.3 V supply voltage, resulting in a 17x improvement in energy-efficiency over current conventional FPAAs.
机译:专为可重配置模拟处理器设计的现场可编程模拟阵列(FPAA)引入了粗粒度,异构可配置模拟模块,从而提高了性能和功耗。采用SMIC标准的0.18μmCMOS工艺设计,可以在片上MCU和可配置数字模块的帮助下执行混合信号处理。模拟处理的相对精度为99.5%。 PID控制器作为一个应用示例显示。芯片总面积为11 mm〜2时,电源电压为3.3 V时,最大功耗为17.6 mA,与目前的常规FPAA相比,能效提高了17倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号