首页> 外文会议>2010 International Conference on Field Programmable Logic and Applications >A Reconfigurable Analog Processor Based on FPAA with Coarse-Grained, Heterogeneous Configurable Analog Blocks
【24h】

A Reconfigurable Analog Processor Based on FPAA with Coarse-Grained, Heterogeneous Configurable Analog Blocks

机译:基于FPAA的可重配置模拟处理器,带有粗粒,异构可配置模拟块

获取原文

摘要

A Reconfigurable Analog Processor (RAP), based on the Field-Programmable Analog Array (FPAA) architecture, is designed for mixed-signal processing. The use of coarse-grained, Heterogeneous Configurable Analog Blocks (Hetero-CABs) in the FPAA architecture breaks through the former FPAA design limitations. Both low power design and flexibility are achieved. Mixed-signal processing can be performed by the assistance of an on-chip MCU and Configurable Digital Block (CDB). Relative precision of the analog processing is 99.5%, guaranteed by the minimized use of switches in the FPAA architecture, low-offset design and offsetoise cancelling technique. A PID controller is taken as an application example. RAP is manufactured in SMIC standard 0.18μm CMOS process, the total die area is 11 mm2. The maximum power consumption is 17.6mA with a 3.3V supply voltage, resulting in a 17× improvement in energy-efficiency over current conventional FPAAs.
机译:基于现场可编程模拟阵列(FPAA)架构的可重配置模拟处理器(RAP)设计用于混合信号处理。在FPAA架构中使用粗粒度,异构可配置模拟模块(Hetero-CAB)突破了以前的FPAA设计限制。低功耗设计和灵活性都可以实现。可以在片上MCU和可配置数字模块(CDB)的帮助下执行混合信号处理。模拟处理的相对精度为99.5%,这是由FPAA架构中的开关的最少使用,低偏移设计和偏移/降噪技术所保证的。以PID控制器为应用示例。 RAP采用SMIC标准的0.18μmCMOS工艺制造,总芯片面积为11 mm2。电源电压为3.3V时,最大功耗为17.6mA,与目前的常规FPAA相比,能效提高了17倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号