首页> 美国卫生研究院文献>Sensors (Basel Switzerland) >Implementation of Analog Perceptron as an Essential Element of Configurable Neural Networks
【2h】

Implementation of Analog Perceptron as an Essential Element of Configurable Neural Networks

机译:模拟Perceptron作为可配置神经网络的基本要素

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Perceptron is an essential element in neural network (NN)-based machine learning, however, the effectiveness of various implementations by circuits is rarely demonstrated from chip testing. This paper presents the measured silicon results for the analog perceptron circuits fabricated in a 0.6 m/±2.5 V complementary metal oxide semiconductor (CMOS) process, which are comprised of digital-to-analog converter (DAC)-based multipliers and phase shifters. The results from the measurement convinces us that our implementation attains the correct function and good performance. Furthermore, we propose the multi-layer perceptron (MLP) by utilizing analog perceptron where the structure and neurons as well as weights can be flexibly configured. The example given is to design a 2-3-4 MLP circuit with rectified linear unit (ReLU) activation, which consists of 2 input neurons, 3 hidden neurons, and 4 output neurons. Its experimental case shows that the simulated performance achieves a power dissipation of 200 mW, a range of working frequency from 0 to 1 MHz, and an error ratio within 12.7%. Finally, to demonstrate the feasibility and effectiveness of our analog perceptron for configuring a MLP, seven more analog-based MLPs designed with the same approach are used to analyze the simulation results with respect to various specifications, in which two cases are used to compare to their digital counterparts with the same structures.
机译:Perceptron是神经网络(NN)基础的机器学习中的一个基本要素,然而,通过电路的各种实现的有效性很少从芯片测试中展示。本文介绍了在0.6米/±2.5V互补金属氧化物半导体(CMOS)工艺中制造的模拟Perceptron电路的测量硅结果,该方法由数字到模拟转换器(DAC)的乘法器和相移器组成。测量结果劝告我们,我们的实施达到了正确的功能和良好的性能。此外,我们通过利用模拟感知来提出多层的感知(MLP),其中结构和神经元以及重量可以灵活地配置。给出的示例是设计具有整流线性单元(Relu)激活的2-3-4mLP电路,其由2个输入神经元,3个隐藏神经元和4个输出神经元组成。其实验情况表明,模拟性能达到200兆瓦的功耗,工作频率范围为0至1MHz,误差比在12.7%以内。最后,为了证明我们对配置MLP的模拟Perceptron的可行性和有效性,使用具有相同方法的七种基于模拟的MLP来分析各种规格的模拟结果,其中使用两种情况来比较他们的数字同行具有相同的结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号