...
首页> 外文期刊>Design automation for embedded systems >A simultaneous multithreading processor architecture with predictable timing behavior
【24h】

A simultaneous multithreading processor architecture with predictable timing behavior

机译:具有可预测的时序行为的同时多线程处理器架构

获取原文
获取原文并翻译 | 示例
           

摘要

Real-time embedded systems need software and hardware to be time-predictable to guarantee the correct behavior of the system. Precision Timed Machines are architectures designed for timing predictability and repeatability. They help to improve design time and the efficiency of real-time embedded systems by allowing to separately verify the timing properties of modules. This paper presents a Simultaneous Multithreading Precision Timed Machine named Hivek-RT that can execute hard real-time and conventional threads in parallel. It employs a repeatable thread-interleaved pipeline with an exposed memory hierarchy composed of scratchpads, caches, and a predictable SDRAM memory controller. The proposed architecture is well suited for real-time embedded systems as experimentation results show that the proposed architecture has improved throughput, presents low memory footprint and achieve a memory bandwidth of 90% of the theoretical value while providing deterministic time access to the memory hierarchy. This paper is an extended version of the paper presented on the 8th Brazilian Symposium on Computing Systems Engineering.
机译:实时嵌入式系统需要软件和硬件是时间可预测的,以保证系统的正确行为。精密定时机器是设计用于定时可预测性和可重复性的架构。它们通过允许单独验证模块的时序属性,帮助改善设计时间和实时嵌入式系统的效率。本文介绍了名为Hivek-RT的同时多线程精密定时机,可以并行执行硬实时和传统线程。它采用可重复的线程交错管道,其具有由ScratchPad,高速缓存和可预测的SDRAM存储器控制器组成的暴露的存储器层级。所提出的体系结构非常适合实时嵌入式系统作为实验结果表明,所提出的架构具有提高的吞吐量,呈现低内存占用,并在提供对存储器层级的确定性时间访问的同时实现90%的内存带宽。本文是在第8位巴西计算系统工程研讨会上提出的纸张的扩展版本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号