...
首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
【24h】

Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit

机译:基于混合CMOS / Memristor电路的区域高效可靠的纠错码电路

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Resistive random-access memory (ReRAM) has several attractive features such as high storage density and high switching frequency with low power consumption. It is hence regarded as the most promising nonvolatile memory material. However, a memristor, which is a primitive component of the ReRAM-based memory, has much lower write endurance. Hence, an error-correcting code (ECC) circuit is indispensable for realizing reliable ReRAM storage. Accordingly, we propose a hybrid CMOS/memristor-based ECC circuit. In the proposed circuit, the blocks with high-frequency write operations are implemented using the conventional CMOS technology and the other blocks are implemented using the memristors to maintain a balance between the area overhead and reliability. Through numerical experiments, we demonstrate that the proposed ECC circuit achieves smaller area and higher reliability than the full memristor-based ECC circuits and achieves much smaller area while preserving the reliability compared with the full CMOS-based ECC circuits.
机译:电阻随机存取存储器(RERAM)具有若干有吸引力的特征,例如高存储密度和具有低功耗的高开关频率。因此,它被认为是最有前途的非易失性记忆材料。然而,一个是基于Reram的内存的原始组件的忆阻,写入耐久性大得多。因此,纠错码(ECC)电路对于实现可靠的RERAM存储是必不可少的。因此,我们提出了一种混合CMOS /忆阻器的ECC电路。在所提出的电路中,使用传统的CMOS技术实现具有高频写入操作的块,并且使用存储器实现其他块以维持面积开销和可靠性之间的平衡。通过数值实验,我们证明所提出的ECC电路比完全忆阻器的ECC电路实现更小的面积和更高的可靠性,并且与基于全CMOS的ECC电路相比保持可靠性的同时实现更小的区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号