首页> 外文期刊>AEU: Archiv fur Elektronik und Ubertragungstechnik: Electronic and Communication >A dual-rate burst-mode bit synchronization and data recovery circuit withfast optimum decision phase calculation
【24h】

A dual-rate burst-mode bit synchronization and data recovery circuit withfast optimum decision phase calculation

机译:一种双速率突发模式位同步和数据恢复电路,具有快速的最佳判决相位计算

获取原文
获取原文并翻译 | 示例
       

摘要

A novel burst-mode bit synchronization and data recovery circuit for use in passive optical networks are presented that canoperate at either 1.25 Gb/s or 622 Mb/s. The circuit principle is based upon shifting the incoming burst such that its maximumeye opening is phase aligned with the rising edges of an external, fixed reference clock. This is accomplished by oversamplingthe incoming data signal by a factor 10. During the preamble of each burst, the correct phase shift is calculated from thesesamples using a fast, digital algorithm, which determines the correct phase shift using 20 bits from the preamble of each burst.The digital algorithm combines centre phase picking with majority voting to increase robustness against noise. Once the fastdetermination of the required phase shift is finished, the circuit switches to a tracking mode, and tracks the optimum phaseshift alongside the entire burst length. At least 72 consecutive identical digits can be tolerated. The circuit was implementedin a 0.13-μm CMOS technology. Measurement results are reported, which confirm the operation of the presented circuit.
机译:提出了一种用于无源光网络的新颖的突发模式比特同步和数据恢复电路,该电路可以在1.25 Gb / s或622 Mb / s的速率下工作。电路原理基于移位入射突发,以使其最大眼图张开与外部固定参考时钟的上升沿相位对准。这是通过对输入数据信号进行10倍的过采样来实现的。在每个脉冲串的前同步码中,使用快速的数字算法从这些采样中计算出正确的相移,该算法使用每个脉冲串的前导码中的20位确定正确的相移。数字算法将中心相位选择与多数表决相结合,以提高抗噪声能力。一旦完成对所需相移的快速确定,电路便切换到跟踪模式,并沿着整个脉冲串长度跟踪最佳相移。至少可以接受72个连续的相同数字。该电路采用0.13μmCMOS技术实现。报告测量结果,确认所显示电路的操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号