首页> 外文期刊>International journal of mechanical and production engineering research and development >DESIGN OF LOW POWER AND AREA EFFICIENT FULL ADDER FOR ALU USING 90NM PROCESS FOR INDUSTRIAL BASED CAD/CAM MANUFACTURING UNITS
【24h】

DESIGN OF LOW POWER AND AREA EFFICIENT FULL ADDER FOR ALU USING 90NM PROCESS FOR INDUSTRIAL BASED CAD/CAM MANUFACTURING UNITS

机译:基于工业工业CAD / CAM制造单元使用90nm工艺的低功率和面积高效全加法器设计

获取原文
获取原文并翻译 | 示例
       

摘要

The research article shows a high accuracy of full adder with less zone and power utilization. The GDI based full adder wasactualized by utilizing both entryway dispersion through input gate diffusion system and rationale pass transistor that reduces the area and power. To reduce the static power, ultralow control diode was utilized. The leakage current of the diode exists in scope of pA. The experimental work has been done through existing framework like CMOS, CPL and cross breed full adders with a proposed full adder. Every full adder was composed with gpdk 0.90 um in Cadence Virtuoso schematic and simulations were done in a Specter Simulator..
机译:该研究文章显示了具有较少区域和电力利用的完整加法器的高精度。 基于GDI的全加法器通过利用通过输入栅极扩散系统和缩小区域和功率的理由通路晶体管来致死化。 为了减少静态功率,利用超级控制二极管。 二极管的漏电流存在于PA的范围内。 通过现有的框架,如CMOS,CPL和带有提出的完整加法器的交叉品种全加加法器等现有框架进行了实验工作。 每个完整的加法器都是用GPDK 0.90 UM组成的Cadence Virtuoso示意图和模拟在幽灵模拟器中完成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号