...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >An up-down topology based-current mode adjustable-gain square-rooting/geometric-mean circuit
【24h】

An up-down topology based-current mode adjustable-gain square-rooting/geometric-mean circuit

机译:基于上下拓扑的电流模式可调 - 增益方形生根/几何平均电路

获取原文
获取原文并翻译 | 示例
           

摘要

A high speed low power current-mode square-rooting/geometric-mean circuit is presented in this paper. The up-down topology with MOS translinear loop in sub-threshold is the basic building block of the proposed circuit which leads to lower supply voltage requirement and body effect issues. This design is also helpful to implement the square-rooting operation of a signal and geometric-mean of two variable signals both with adjustable gain. The performance has been simulated using HSPICE software in 0.18 mu m TSMC (level-49 parameters) CMOS technology. Post-layout simulation results with 1-V DC supply voltage show that the maximum linearity error of 1.3%, the - 3 dB bandwidth of 21.9 MHz and maximum power consumption of 700 nW are granted. Monte Carlo analysis is also performed to ensure the stability and robustness of the circuit's performance in the presence of the PVT (process, voltage and temperature) variations.
机译:本文提出了高速低功率电流模式方形/几何平均电路。 子阈值下的MOS转印回路的上下拓扑是所提出的电路的基本构建块,导致电源电压要求和体效应问题。 这种设计也有助于实现两个可变信号的信号和几何平均值的方向操作,这两个可变信号都具有可调增益。 使用0.18 mu m tsmc(Level-49参数)CMOS技术的HSPICE软件模拟了性能。 后布局仿真结果具有1-V直流电源电压的结果表明,最大线性误差为1.3%, - 3 dB带宽为21.9 MHz和700 NW的最大功耗。 还进行了蒙特卡罗分析,以确保电路在PVT(工艺,电压和温度)变化存在下性能的稳定性和稳健性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号