...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design of modified low power CMOS differential ring oscillator using sleepy transistor concept
【24h】

Design of modified low power CMOS differential ring oscillator using sleepy transistor concept

机译:使用困晶体管概念改进低功率CMOS差分环振荡器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

As the technology feature size shrinks, leakage power is dominating in the total chip power consumption of VLSI circuits. In this work to reduce the leakage power, sleepy transistor technique is used for differential ring oscillator (RO). First design is proposed using CMOS inverter stage in a differential manner to form ring oscillator with sleepy NMOS and sleepy PMOS transistors. Second design of differential ring oscillator is proposed with CMOS cross-coupled cell with sleepy NMOS and PMOS transistors. Further, substrate-biasing concept has been applied to proposed design for improvement in the power consumption. The power consumption for sleepy NMOS inverter stage differential ring oscillator (RO) is 0.696-0.953 mW and the frequency of operation is 3.09-4.56 GHz. Sleepy NMOS cross-coupled based ring oscillator design shows the power consumption of 0.78-1.21 mW at an operating frequency of 2.23-4.25 GHz. The power consumption for sleepy PMOS inverter stage differential RO design is 1.95-2.04 mW and the frequency of operation is 4.41-4.63 GHz. Further, sleepy PMOS cross-coupled RO design shows power consumption of 0.97-1.06 mW at an operating frequency of 2.26-2.41 GHz. The substrate biasing of sleepy NMOS inverter stage ring oscillator design gives power consumption of 0.862-0.924 mW and the frequency of operation is 4.16-4.45 GHz. Substrate biasing of sleepy NMOS cross-coupled ring oscillator design shows power consumption of 1.06-1.16 mW and output frequency varies from 1.86-2.05 GHz. The simulations have been performed using SPICE in 0.18 A mu m CMOS technology. Results of power consumption, tuning range, phase noise, FoM and output frequency have been compared with earlier circuits and proposed circuits show improvement in results.
机译:随着技术特征大小缩小,漏电在VLSI电路的总芯片功耗中占主导地位。在这项工作中为了减少泄漏功率,困晶体管技术用于差动环振荡器(RO)。首先使用CMOS逆变器级以差分方式提出,以形成带困扰的NMOS和困扰PMOS晶体管的环形振荡器。用困扰NMOS和PMOS晶体管的CMOS交叉耦合电池提出了差分环振荡器的第二种设计。此外,基板偏置概念已经应用于提出的设计,以改善功耗。困扰NMOS逆变器级差动环振荡器(RO)的功耗为0.696-0.953 MW,操作频率为3.09-4.56 GHz。 Sleepy NMOS交叉耦合的环形振荡器设计显示,运行频率为2.23-4.25 GHz的功耗为0.78-1.21 mW。沉睡的PMOS逆变器阶段差动RO设计的功耗为1.95-2.04 MW,操作频率为4.41-4.63 GHz。此外,困扰的PMOS交叉耦合RO设计显示了2.26-2.41 GHz的工作频率0.97-1.06 mW的功耗。睡眠NMOS逆变器级环形振荡器设计的基板偏置使功耗为0.862-0.924 mw,操作频率为4.16-4.45 GHz。睡眠NMOS交叉耦合环形振荡器设计的基板偏置显示1.06-1.16 MW的功耗和输出频率从1.86-2.05 GHz变化。使用0.18 A MU M CMOS技术的Spice进行了模拟。与早期电路的功耗,调谐范围,相位噪声,FOM和输出频率的结果进行了比较,并且提出了结果的提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号