首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A resistive DAC for a multi-stage sigma-delta modulator DAC with dynamic element matching
【24h】

A resistive DAC for a multi-stage sigma-delta modulator DAC with dynamic element matching

机译:具有动态元素匹配的多级Sigma-Delta调制器DAC的电阻DAC

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a study and implementation of a shunt-shunt resistive voltage divider digital-to-analog converter (DAC) for use as a multibit DAC in a multi-stage noise shaping sigma-delta modulator DAC design with dynamic element matching. This resistive DAC structure is employed to address the problem of code-dependent finite output impedance and thus aims to improve systematic linearity, while still being suitable for scaled CMOS processes. Chip measurement results from an implementation in CMOS 180nm technology are presented. At low sampling clock frequencies, an SFDR of 71.81 dB is achieved, while at a higher sampling clock frequency of 600 MHz the SFDR is measured to be 59.73 dB, all for an OSR of 32. Our results show that low systematic nonlinearity can be achieved with this resistive DAC at low sampling frequencies, and we discuss potential enhancements to our prototype to obtain better SFDR at higher sampling rate.
机译:本文介绍了分流分流电阻分配器数模转换器(DAC)的研究和实施,以用作具有动态元素匹配的多级噪声整形Sigma-Delta调制DAC设计中的MultiBit DAC。 这种电阻DAC结构用于解决代码依赖性有限输出阻抗的问题,从而提高系统线性度,同时仍然适合于缩放的CMOS过程。 提出了CMOS 180NM技术的实现的芯片测量结果。 在低采样时钟频率下,实现了71.81dB的SFDR,而在更高的采样时钟频率为600 MHz时,SFDR测量为59.73 dB,均为32的OSR。我们的结果表明可以实现低系统的非线性 通过这种电阻DAC,在低采样频率下,我们讨论了我们原型的潜在增强,以获得更高的采样率获得更好的SFDR。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号