Abst'/> Multi-phase low-noise digital ring oscillators with sub-gate-delay resolution
首页> 外文期刊>AEU: Archiv fur Elektronik und Ubertragungstechnik: Electronic and Communication >Multi-phase low-noise digital ring oscillators with sub-gate-delay resolution
【24h】

Multi-phase low-noise digital ring oscillators with sub-gate-delay resolution

机译:具有子栅极延迟分辨率的多相低噪声数字环振荡器

获取原文
获取原文并翻译 | 示例
           

摘要

AbstractMulti-phase oscillators are often required to generate multiple clock phases with high frequency, high resolution and low-phase noise. This paper deals with self-timed ring oscillators (STROs), which are a promising solution for designing multi-phase clock generators. In STROs, the phase resolution can be adjusted as fin as desired by simply increasing its number of stages without frequency drop, and this resolution is not limited by the gate delay. In addition, different oscillation frequencies can be obtained by the same STRO depending on its initialization. Thanks to this configurability,1/N(-10·log(N)dB) phase noise reduction is obtained at the cost of higher power consumption when the number of stages is increasedNtimes, while keeping the same oscillation frequency. Moreover, clock jitter in STROs is reduced to the minimum and unavoidable component due to the white noise. Two test-chips have been designed and fabricated in STMicroelectonics CMOS 65?nm and in AMS 350?nm. Most of the measurements are perfectly in accordance with our theoretical claims.]]>
机译:<![cdata [ 抽象 通常需要多相振荡器,以产生具有高频,高分辨率和低相位噪声的多个时钟阶段。本文涉及自定时环形振荡器(Stro),这是一种设计多相时钟发生器的有希望的解决方案。在TROS中,通过简单地增加其没有频率的阶段,可以根据需要将相位分辨率调节为鳍片,并且该分辨率不受栅极延迟的限制。另外,取决于其初始化,可以通过相同的跨性获得不同的振荡频率。由于这种可配置性, 1 / N - 10 · log n < MML:MI MathVariant =“斜体”> DB )在阶段数量增加时获得更高功耗的成本,获得相位噪声降低:斜体> n 时间,同时保持相同的振荡频率。此外,由于白噪声,TLOS中的时钟抖动降低到最小和不可避免的部件。两种测试芯片在STMicroelectonics CMOS 65中设计和制造,在AMS 350?NM中。大多数测量符合我们的理论索赔。 ]]>

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号