...
首页> 外文期刊>Journal of nanoscience and nanotechnology >Nano-Programmable Logics Based on Double-Layer Anti-Facing Memristors
【24h】

Nano-Programmable Logics Based on Double-Layer Anti-Facing Memristors

机译:基于双层防置倒物的纳米可编程逻辑

获取原文
获取原文并翻译 | 示例
           

摘要

The memristor, as theorized by Chua in 1971 (L. Chua, IEEE Trans. Circuit Theory 18, 507 (1971)), is a two-terminal device whose resistance state is based on the history of charge flow brought about as a result of the voltage applied across its terminals. High-density regular fabrics for nanoscale memristors, such as crossbar arrays, are emerging architectures for system-on-chip (SoC) implementation, which provide both simplified structure and improved performance (W. H. Yu, et al., IEEE Trans. VLSI 20, 1012 (2012)). The advantage of using memristors as the switching devices within crossbar arrays is their nanoscale switching capability, which specifically changes their resistance state between high and low. In this paper, we propose a new nano-programmable logic array (PLA) device in the form of an on anti-facing double-layer memristor array. The PLA is composed of an AND plane and an OR plane merged onto the same layer. The AND and OR planes are stacked vertically such that each layer forms a crossbar architecture; thus, a cross section reveals two anti-facing memristors with 5 layers: the bottom metal layer, a memristive layer, the intermediate metal layer, an anti-facing memristive layer, and the top metal layer. The intermediate metal layer provides its output at the AND plane which is the input of the OR plane, and as such, the input and output nodes of the two logic functions are shared. Thus, the proposed architecture reduces the propagation delay of the AND plane by 70% by sharing the OR plane input wires. Additionally, the anti-facing architecture makes it easy to determine appropriate values for the pull-up and pull-down registers of the PLA.
机译:由Chua在1971年(L.Chua,IEEE Trans)的主忆体(IEEE Trans。电路理论18,507(1971))是一种双终端设备,其电阻状态基于由于所产生的电荷流动历史而导致的电压施加在其端子上。用于纳米级忆阻器的高密度常规织物,例如横杆阵列,是片上系统(SOC)实现的新兴架构,其提供简化的结构和改进的性能(WH Yu,等,IEEE Trans。VLSI 20, 1012(2012))。使用映射器作为交叉滚动阵列内的开关装置的优点是它们的纳米级切换能力,其在高低和低之间具体地改变它们的电阻状态。在本文中,我们提出了一种以防面的双层函数阵列的形式提出了一种新的纳米可编程逻辑阵列(PLA)装置。 PLA由AND和平面和合并到同一层的平面组成。垂直堆叠和和或平面,使得每层形成横杆架构;因此,横截面揭示了两个具有5层的反向椎间盘:底部金属层,膜层,中间金属层,反向膜层和顶部金属层。中间金属层提供其在作为或平面的输入的平面上的输出,因此,共享两个逻辑功能的输入和输出节点。因此,通过共享或平面输入导线,所提出的架构通过共享或平面输入线减少70%的传播延迟。另外,反向架构可以轻松地确定PLA的上拉和下拉寄存器的适当值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号