首页> 外文期刊>Nature reviews Cancer >Design and Implementation of an On-Chip Low-Power and High-Flexibility System for Data Acquisition and Processing of an Inertial Measurement Unit
【24h】

Design and Implementation of an On-Chip Low-Power and High-Flexibility System for Data Acquisition and Processing of an Inertial Measurement Unit

机译:用于数据采集和处理惯性测量单元的片上低功耗和高弹性系统的设计与实现

获取原文
获取原文并翻译 | 示例
       

摘要

For signal processing of a Micro-Electro-Mechanical System (MEMS) Inertial Measurement Unit (IMU), a digital-analog hybrid system-on-chip (SoC) with small area and low power consumption was designed and implemented in this paper. To increase the flexibility of the processing circuit, the designed SoC integrates a low-power processor and supports three startup or debugging modes for different application scenarios. An application-specific computing module and communication interface are designed in the circuit to meet the requirements of IMU signal processing. The configurable clock allows users to dynamically balance computing speed and power consumption in their applications. The chip was taped out under SMIC 180 nm CMOS technology and tested for performance. The results show that the chip's maximum running frequency is 105 MHz. The total area is 33.94 mm(2). The dynamic and static power consumption are 0.65 mW/MHz and 0.30 mW/MHz, respectively. When the system clock is 25 MHz, the dynamic and static power consumption of the chip is 76 mW and 66 mW, and the dynamic and static power consumption of the FPGA level are 634 mW and 520 mW. The results verify the superiority of the application specific integrated circuit (ASIC) solution in terms of integration and low power consumption.
机译:对于微电机械系统(MEMS)惯性测量单元(IMU)的信号处理,在本文中设计并实施了具有小面积和低功耗的数模混合系统的片上(SOC)。为了提高处理电路的灵活性,设计的SOC集成了低功耗处理器,并为不同的应用方案支持三种启动或调试模式。在电路中设计了一种特定于应用的计算模块和通信接口,以满足IMU信号处理的要求。可配置时钟允许用户在其应用中动态平衡计算速度和功耗。芯片在SMIC 180nm CMOS技术下占用并进行了测试以进行性能。结果表明,芯片的最大运行频率为105 MHz。总面积为33.94毫米(2)。动态和静态功耗分别为0.65 MW / MHz和0.30 MW / MHz。当系统时钟为25 MHz时,芯片的动态和静态功耗为76 MW和66 MW,FPGA水平的动态和静态功耗为634 MW和520 MW。结果验证了应用特定集成电路(ASIC)解决方案的优越性,在集成和低功耗方面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号