首页> 外文期刊>Microwave and optical technology letters >Delay-compensation block for first-order low-pass delta-sigma modulators
【24h】

Delay-compensation block for first-order low-pass delta-sigma modulators

机译:一阶低通Delta-Sigma调制器的延迟补偿块

获取原文
获取原文并翻译 | 示例
       

摘要

Implementing the Delta Sigma Modulator (DSM) processing blocks on hardware is challenging due to the additional tap delays required by the digital processing blocks to process and output the result. The tap-delays, known as latency, are necessary for the Field Programmable Gate Array (FPGA) operation to allow the logic gates to process the data at a given clock rate. These latencies alter the transfer function of the first-order DSM as they present additional tap-delays to the inherent delays within the DSM loop. A compensation block for the first-order DSM is proposed to cancel-out the effect of these latencies. By studying the transfer function, a combination of delays able to reconstruct the correct transfer function is determined. The solution was implemented on FPGA and tested using a 2.5 MHz signal. The post-compensated DSM achieved a Signal-to-Noise-and-Distortion Ratio (SNDR) = 42 dB and an Adjacent Channel Leakage Ratio (ACLR) = 39 dB.
机译:由于数字处理块来处理和输出结果所需的额外抽头延迟,实现硬件上的Delta Sigma调制器(DSM)处理块是具有挑战性的。 现场可编程门阵列(FPGA)操作是必要的,允许逻辑门以给定时钟速率来处理数据所必需的间距延迟。 这些延迟改变了一阶DSM的传递函数,因为它们向DSM循环内的固有延迟呈现了额外的抽头延迟。 提出了一阶DSM的补偿块来取消这些延迟的效果。 通过研究传递函数,确定能够重建正确传递函数的延迟的组合。 该溶液在FPGA上实现并使用2.5MHz信号进行测试。 后补偿DSM实现了信号 - 噪声和失真率(SNDR)= 42dB和相邻信道泄漏比(ACLR)= 39dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号