...
首页> 外文期刊>Computers and Electrical Engineering >Variable-size mosaics: A process-variation aware technique to increase the performance of tile-based, massive multi-core processors
【24h】

Variable-size mosaics: A process-variation aware technique to increase the performance of tile-based, massive multi-core processors

机译:可变大小的镶嵌图:一种了解过程变化的技术,可提高基于图块的大型多核处理器的性能

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Process variations in advanced nodes introduce significant core-to-core performance differences in multi-core architectures. These intra-die variations have a strong spatial correlation, leading to potential large variations among clusters of cores. Isolating each core with its own frequency and voltage island improves the performance of the multi-core architecture by operating at the highest frequency possible rather than operating all the cores at the frequency of the slowest core. However, inter-core communication suffers from additional cross-clock-domain latencies that can offset the performance benefits. This work proposes the concept of the configurable, variable-size frequency and voltage domain, and it is described in the context of a tile-based multi-core architecture. The number of domains is determined on a chip-by-chip basis based on process variation. We observe that the optimal size of the frequency and voltage domain can range from full die to single core depending on the workload characteristics and the degree of process variation.
机译:高级节点中的过程变化在多核体系结构中引入了显着的核心到核心性能差异。这些晶粒内变化具有很强的空间相关性,导致核心簇之间潜在的大变化。通过以可能的最高频率运行而不是以最低的内核频率运行所有内核,将每个内核分别使用自己的频率和电压岛进行隔离可提高多核体系结构的性能。但是,内核间通信会遭受额外的跨时钟域延迟,这可能会抵消性能优势。这项工作提出了可配置的,可变大小的频率和电压域的概念,并在基于图块的多核体系结构的上下文中进行了描述。域的数量是根据工艺差异逐个芯片确定的。我们观察到,取决于工作负载特性和工艺变化的程度,频域和电压域的最佳尺寸范围可以从全裸片到单核。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号