首页> 外文期刊>Computers and Electrical Engineering >Concurrent hardware architecture for dual-mode audio steganography processor-based FPGA
【24h】

Concurrent hardware architecture for dual-mode audio steganography processor-based FPGA

机译:基于双模音频隐写术处理器的FPGA的并行硬件架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Recently, audio steganography has become an important covert communications technology. This technology hides secret data in a cover audio without perceptual modification of the cover audio. Most of the existing audio steganography techniques are unsuitable for real-time communication. Although field programmable logic array (FPGA) technologies offer parallel processing in hardware that can improve the speed of steganographic systems, the research activities in this area are very limited. This paper presents a parallel hardware-architecture for dual-mode audio steganography (DMAS) based FPGA technology. The proposed DMAS reconfigures the same hardware blocks in both hiding and recovery modes to reduce the hardware requirements. It has been successfully implemented on a Xilinx XC6SLX16 FPGA board to occupy only 97 slices. Furthermore, it processes data simultaneously at an operating frequency of up to 58.82 MHz and accomplishes full message retrieval at an embedding rate of 25% with an audio quality above 45 dB in terms of signal to noise ratio. (C) 2015 Elsevier Ltd. All rights reserved.
机译:最近,音频隐写术已成为一种重要的秘密通信技术。这项技术无需掩盖音频的感知修改即可在掩盖音频中隐藏秘密数据。现有的大多数音频隐写技术都不适合实时通信。尽管现场可编程逻辑阵列(FPGA)技术在硬件中提供了并行处理功能,可以提高隐写系统的速度,但该领域的研究活动非常有限。本文提出了一种基于双模音频隐写术(DMAS)的FPGA技术的并行硬件架构。提议的DMAS在隐藏和恢复模式下都重新配置了相同的硬件模块,以降低硬件要求。它已在Xilinx XC6SLX16 FPGA板上成功实现,仅占用97个切片。此外,它以高达58.82 MHz的工作频率同时处理数据,并以25%的嵌入率完成完整的消息检索,其音频质量在信噪比方面超过45 dB。 (C)2015 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号