首页> 外文期刊>Computers and Electrical Engineering >Voltage island based heterogeneous NoC design through constraint programming
【24h】

Voltage island based heterogeneous NoC design through constraint programming

机译:通过约束编程实现基于电压岛的异构NoC设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper discusses heterogeneous Network-on-Chip (NoC) design from a Constraint Programming (CP) perspective and extends the formulation to solving Voltage-Frequency Island (VFI) problem. In general, VFI is a superior design alternative in terms of thermal constraints, power consumption as well as performance considerations. Given a Communication Task Graph (CTG) and subsequent task assignments for cores, cores are allocated to the best possible places on the chip in the first stage to minimize the overall communication cost among cores. We then solve the application scheduling problem to determine the optimum core types from a list of technological alternatives and to minimize the make-span. Moreover, an elegant CP model is proposed to solve VFI problem by mapping and grouping cores at the same time with scheduling the computation tasks as a limited capacity resource allocation model. The paper reports results based on real benchmark datasets from the literature. (C) 2014 Elsevier Ltd. All rights reserved.
机译:本文从约束编程(CP)的角度讨论了异构片上网络(NoC)的设计,并将其扩展到解决电压频率岛(VFI)问题。通常,就热约束,功耗和性能考虑而言,VFI是一种出色的设计替代方案。给定一个通信任务图(CTG)和后续的内核任务分配,在第一阶段,将内核分配到芯片上可能的最佳位置,以最大程度地减少内核之间的总体通信成本。然后,我们解决了应用程序调度问题,以从一系列技术替代方案中确定最佳核心类型,并最大程度地缩短了制造周期。此外,提出了一种优雅的CP模型来解决VFI问题,即通过同时映射和分组核,同时将计算任务作为有限容量的资源分配模型进行调度。本文基于文献中的真实基准数据集报告结果。 (C)2014 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号