...
首页> 外文期刊>電子情報通信学会技術研究報告. リコンフィギャラブルシステム. Reconfigurable Systems >An Adaptive Pattern Recognition hardware with On-chip Dynamic and Partial Reconfiguration
【24h】

An Adaptive Pattern Recognition hardware with On-chip Dynamic and Partial Reconfiguration

机译:具有片上动态和部分重配置的自适应模式识别硬件

获取原文
获取原文并翻译 | 示例
           

摘要

A pattern recognition system that can process a large amount of image data at high speed is required in many fields. In this paper, we propose an on-chip pattern recognition system that utilizes the reconfigurability of the FPGA. The features of the system are not only very high recognition speed but also an adaptive function. For example, when objects to be detected change appearance, recognition parameters must be changed to retain the recognition accuracy. The system can automatically adjust by executing on-chip partial reconfiguration. The system runs at 25MHz and can return a recognition result in one clock cycle, 40ns. To update the system, all processes needed for searching for the best recognition parameters, generating configuration data and reconfiguring the system are carried out within 30s.
机译:在许多领域中需要能够高速处理大量图像数据的模式识别系统。在本文中,我们提出了一种利用FPGA的可重构性的片上模式识别系统。该系统的功能不仅具有很高的识别速度,而且还具有自适应功能。例如,当要检测的对象改变外观时,必须更改识别参数以保持识别精度。系统可以通过执行片上部分重配置来自动调整。该系统以25MHz的频率运行,并且可以在一个时钟周期(40ns)内返回识别结果。为了更新系统,搜索最佳识别参数,生成配置数据和重新配置系统所需的所有过程都在30秒钟之内完成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号