首页> 外文期刊>Journal of Semiconductors >A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications
【24h】

A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications

机译:基于0.8–4.2 GHz单片全数字PLL的频率合成器,用于无线通信

获取原文
获取原文并翻译 | 示例
           

摘要

A 0.8–4.2 GHz monolithic all-digital PLL based frequency synthesizer for wireless communications is successfully realized by the 130 nm CMOS process. A series of novel methods are proposed in this paper. Two band DCOs with high frequency resolution are utilized to cover the frequency band of interest, which is as wide as 2.5 to 5 GHz. An overflow counter is proposed to prevent the “pulse-swallowing” phenomenon so as to significantly reduce the locking time. A NTW-clamp digital module is also proposed to prevent the overflow of the loop control word. A modified programmable divider is presented to prevent the failure operation at the boundary. The measurement results show that the output frequency range of this frequency synthesizer is 0.8–4.2 GHz. The locking time achieves a reduction of 84% at 2.68 GHz. The best in-band and out-band phase noise performances have reached –100 dBc/Hz, and –125 dBc/Hz respectively. The lowest reference spur is –58 dBc.
机译:通过130 nm CMOS工艺成功实现了基于0.8–4.2 GHz单片全数字PLL的无线通信频率合成器。本文提出了一系列新颖的方法。利用具有高分辨率的两个频段DCO覆盖了2.5至5 GHz的目标频段。提出了一个溢出计数器来防止“吞咽脉冲”现象,从而显着减少锁定时间。还提出了一种NTW钳位数字模块,以防止环路控制字溢出。提出了一种改进的可编程分频器,以防止边界发生故障。测量结果表明,该频率合成器的输出频率范围为0.8–4.2 GHz。锁定时间在2.68 GHz时减少了84%。最佳的带内和带外相位噪声性能分别达到–100 dBc / Hz和–125 dBc / Hz。最低参考杂散为–58 dBc。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号