...
首页> 外文期刊>Journal of the Chinese Institute of Engineers >A HIGH RELIABILITY TWO-LEVEL FAULT TOLERANT MESH DESIGN AND APPLICATIONS
【24h】

A HIGH RELIABILITY TWO-LEVEL FAULT TOLERANT MESH DESIGN AND APPLICATIONS

机译:高可靠性的两级容错网格设计与应用

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel technique for the enhancement of the operational reliability of processor arrays by a multi-level fault-tolerant design approach. The proposed fault tolerant architecture uses a flexible reconfiguration of redundant nodes, thereby offering a better spare utilization than existing two-level redundancy schemes. The spare nodes at each level ean replace any of the failed primary nodes, not only at the same level but also those at the lower levels. The architecture ean be adopted to increase the system reliability in Multi Chip Mm!tiles (MC'M.s). The main contributions of our work are the higher degree of fault tolerance, higher overall reliability, higher flexibility, and a better spare utilization.
机译:本文提出了一种通过多级容错设计方法来增强处理器阵列的操作可靠性的新颖技术。提出的容错体系结构使用冗余节点的灵活重新配置,从而比现有的两级冗余方案提供更好的备用利用率。每个级别的备用节点均可以替换任何发生故障的主节点,不仅在同一级别,而且还在较低级别。采用该体系结构可以提高多芯片通信(MC'M.s)中的系统可靠性。我们工作的主要贡献是更高的容错度,更高的整体可靠性,更高的灵活性以及更好的备用利用率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号