首页> 外文期刊>Journal of systems architecture >Deadlock-free generic routing algorithms for 3-dimensional Networks-on-Chip with reduced vertical link density topologies
【24h】

Deadlock-free generic routing algorithms for 3-dimensional Networks-on-Chip with reduced vertical link density topologies

机译:具有降低的垂直链路密度拓扑的3维片上网络的无死锁通用路由算法

获取原文
获取原文并翻译 | 示例
       

摘要

3-Dimensional Networks-on-Chip (3D NoC) have emerged as the promising solution for scalability, power consumption and performance demands of next generation Systems-on-Chip (SoCs) interconnect. Due to the cost in terms of thermal, yield, chip area and design complexity, minimizing the number of Through-Silicon-Via (TSVs) in 3D ICs has become on the most important design issues. In this paper, we will present several stable, simple and deadlock-free generic routing algorithms for 3D NoCs with different reduced vertical link density topologies, which can maintain the 3D NoCs performance and save the system cost (TSV number, chip area, system power, etc.). The experimental results have been extracted from our cycle-accurate GSNOC simulator and have shown that our routing algorithms can maintain the system performance up to reducing 50% of TSVs number in comparison to the 100% TSVs number with ZXY routing algorithm configuration.
机译:三维片上网络(3D NoC)已经成为满足下一代片上系统(SoC)互连的可伸缩性,功耗和性能要求的有前途的解决方案。由于在散热,成品率,芯片面积和设计复杂性方面的成本,使3D IC中的硅通孔(TSV)数量最少已成为最重要的设计问题。在本文中,我们将针对几种具有不同降低的垂直链路密度拓扑的3D NoC提供稳定,简单且无死锁的通用路由算法,这些算法可以维持3D NoC的性能并节省系统成本(TSV数量,芯片面积,系统功耗)等)。实验结果已从我们的具有周期精确度的GSNOC仿真器中提取,并表明与采用ZXY路由算法配置的100%TSV数量相比,我们的路由算法可以保持系统性能降低50%的TSV数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号