...
首页> 外文期刊>Journal of systems architecture >Minimizing accumulative memory load cost on multi-core DSPs with multi-level memory
【24h】

Minimizing accumulative memory load cost on multi-core DSPs with multi-level memory

机译:在具有多级存储器的多核DSP上最小化累积存储器负载成本

获取原文
获取原文并翻译 | 示例
           

摘要

In multi-core Digital Signal Processing (DSP) Systems, the processor-memory gap remains the primary obstacle in improving system performance. This paper addresses this bottleneck by combining task scheduling and memory accesses so that the system architecture and memory modules of a multi-core DSP can be utilized as efficiently as possible. To improve the system and memory utilization, the key is to take advantage of locality as much as possible and integrate it into task scheduling. Two algorithms are proposed to optimize memory accesses while scheduling tasks with timing and resource constraints. The first one uses Integer Linear Programming (ILP) to produce a schedule with the most efficient memory access sequence while satisfying the constraints. The second one is a heuristic algorithm which can produce a near optimal schedule with polynomial running time. The experimental results show that the memory access cost can be reduced up to 60% while the schedule length is also shortened.
机译:在多核数字信号处理(DSP)系统中,处理器内存缺口仍然是提高系统性能的主要障碍。本文通过结合任务调度和内存访问解决了这一瓶颈,从而可以尽可能高效地利用多核DSP的系统架构和内存模块。要提高系统和内存的利用率,关键是要尽可能利用局部性并将其集成到任务调度中。提出了两种算法来优化内存访问,同时调度具有时间和资源限制的任务。第一个使用整数线性规划(ILP)来生成具有最有效的内存访问序列的调度表,同时满足约束条件。第二种是启发式算法,它可以生成具有多项式运行时间的最佳计划。实验结果表明,内存访问成本可以降低60%,同时调度长度也可以缩短。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号