首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores
【24h】

A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores

机译:高度可靠的处理核心的混合容错架构

获取原文
获取原文并翻译 | 示例
           

摘要

Increasing vulnerability of transistors and interconnects due to scaling is continuously challenging the reliability of future microprocessors. Lifetime reliability is gaining attention over performance as a design factor even for lower-end commodity applications. In this work we present a low-power hybrid fault tolerant architecture for reliability improvement of pipelined microprocessors by protecting their combinational logic parts. The architecture can handle a broad spectrum of faults with little impact on performance by combining different types of redundancies. Moreover, it addresses the problem of error propagation in nonlinear pipelines and error detection in pipeline stages with memory interfaces. Our case-study implementation of a fault tolerant MIPS microprocessor highlights four main advantages of the proposed solution. It offers (i) 11.6 % power saving, (ii) improved transient error detection capability, (iii) lifetime reliability improvement, and (iv) more effective fault accumulation effect handling, in comparison with TMR architectures. We also present a gate-level fault-injection framework that offers high fidelity to model physical defects and transient faults.
机译:由于缩放,晶体管和互连的脆弱性不断增加,不断挑战着未来微处理器的可靠性。即使对于低端商品应用,终生可靠性也越来越重视性能作为设计因素。在这项工作中,我们提出了一种低功耗的混合容错体系结构,用于通过保护流水线微处理器的组合逻辑部分来提高其可靠性。通过组合不同类型的冗余,该体系结构可以处理各种各样的故障,而对性能的影响很小。此外,它还解决了非线性管道中的错误传播和具有存储器接口的管道阶段中的错误检测的问题。我们对容错MIPS微处理器的案例研究实现突出了所提出解决方案的四个主要优点。与TMR架构相比,它可提供(i)11.6%的节电效果,(ii)改进的瞬态错误检测能力,(iii)使用寿命可靠性提高以及(iv)更有效的故障累积影响处理。我们还提出了一种门级故障注入框架,该框架提供了高保真度来对物理缺陷和瞬态故障进行建模。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号