首页> 外文期刊>Journal of Electronic Testing: Theory and Applications: Theory and Applications >Optimal Test Scheduling Formulation under Power Constraints with Dynamic Voltage and Frequency Scaling
【24h】

Optimal Test Scheduling Formulation under Power Constraints with Dynamic Voltage and Frequency Scaling

机译:具有动态电压和频率缩放比例的功率约束下的最优测试调度公式

获取原文
获取原文并翻译 | 示例
           

摘要

As a consequence of technology scaling and increasing power consumption of modern high performance designs, various techniques, such as clock gating and Dynamic Voltage and Frequency Scaling (DVFS), have been adapted to address power issues. These techniques are important and desirable to address reliability needs as well as economic issues. From a testing point of view, the introduction of power constraints during testing is needed to achieve the desired product quality and to avoid yield loss. Unlike designers who have benefited from the Design-for-Test hardware introduced for testing, test engineers have rarely taken advantage of the extra hardware introduced to meet design needs. In this paper, we make use of the DVFS technology and its associated hardware to improve test economics. We formulate the power constrained testing problem as an optimization problem that makes use of DVFS technology. We show that superior test schedules can be obtained for both session-based and sessionless testing methods relative to existing and traditional methods of obtaining test schedules.
机译:由于技术的扩展和现代高性能设计功耗的增加,各种技术(例如时钟门控和动态电压和频率缩放(DVFS))已适应解决功率问题。这些技术对于解决可靠性需求以及经济问题非常重要且合乎需要。从测试的角度来看,需要在测试过程中引入功率约束,以实现所需的产品质量并避免产量损失。与那些从引入测试的设计硬件中受益的设计人员不同,测试工程师很少利用引入的额外硬件来满足设计需求。在本文中,我们利用DVFS技术及其相关的硬件来提高测试的经济性。我们将功耗受限的测试问题表述为利用DVFS技术的优化问题。我们表明,相对于现有和传统的获取测试计划的方法,基于会话的和无会话的测试方法都可以获得更好的测试计划。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号