...
首页> 外文期刊>WSEAS Transactions on Computers >Structure Design of Data Buffer for High-Speed Exchange Devices
【24h】

Structure Design of Data Buffer for High-Speed Exchange Devices

机译:高速交换设备数据缓冲区的结构设计

获取原文
获取原文并翻译 | 示例

摘要

Along with the rapid increase of Internet bandwidth and the development of Internet applications, gigabit and ten-gigabit exchange devices are applied widely. The high performance structure of high-speed data buffer is a key to break throughput rate necklace. We provide a new design of multi-level buffer structure based on Field Programmable Gates Array (FPGA) by internal RAMs combined with external RAMs. Corresponding parallel schedule algorithm increases transmission speed and process ability. By improving pipeline, this structure can be applied for more high-speed environments.
机译:随着Internet带宽的快速增长和Internet应用程序的发展,吉比特和十吉比特交换设备得到了广泛的应用。高速数据缓冲区的高性能结构是打破吞吐率的关键。我们通过内部RAM和外部RAM结合基于现场可编程门阵列(FPGA)的多层缓冲结构的新设计。相应的并行调度算法可提高传输速度和处理能力。通过改进流水线,该结构可以应用于更多的高速环境。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号