...
首页> 外文期刊>The International Journal of Advanced Manufacturing Technology >A parametric hardware fine acceleration/deceleration algorithm and its implementation
【24h】

A parametric hardware fine acceleration/deceleration algorithm and its implementation

机译:参数化硬件精细加减速算法及其实现

获取原文
获取原文并翻译 | 示例

摘要

Speed control is a very important factor to machining quality. In order to get high dynamic performance at the time of the machining speed changing, many kinds of algorithm for the acceleration/deceleration control have been proposed. The techniques which employ polynomial functions or digital convolution to generate velocity profile have been widely used and achieved good performance in motion control system. However, the control cycle of all these methods is one interpolation interval at least, and the velocity jump between two adjacent interpolation intervals during the acceleration/deceleration stage cannot be avoided. In this paper, a hardware fine acceleration/deceleration algorithm inside a single interpolation cycle is proposed to make the velocity change smoothly all the time even inside the interpolation interval. Based on this approach, an acceleration/deceleration fine interpolation circuit is designed with Verilog hardware description language and implemented in field programmable gate array. At last, the algorithm is applied in a three-axes motion controller and achieves a better machining performance than the one without this algorithm.
机译:速度控制是影响加工质量的重要因素。为了在改变加工速度时获得较高的动态性能,提出了多种加减速控制算法。利用多项式函数或数字卷积来生成速度曲线的技术已被广泛使用,并在运动控制系统中获得了良好的性能。但是,所有这些方法的控制周期至少为一个插补间隔,并且在加减速阶段中不能避免两个相邻插补间隔之间的速度跳跃。本文提出了一种在单插补周期内的硬件精细加减速算法,即使在插补间隔内,也可以使速度始终平稳地变化。基于这种方法,采用Verilog硬件描述语言设计了加减速微插补电路,并在现场可编程门阵列中实现。最后,将该算法应用于三轴运动控制器中,与没有该算法的机床相比,具有更好的加工性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号