首页> 外文期刊>International journal of reconfigurable computing >An Automatic Design Flow for Data Parallel and Pipelined Signal Processing Applications on Embedded Multiprocessor with NoC: Application to Cryptography
【24h】

An Automatic Design Flow for Data Parallel and Pipelined Signal Processing Applications on Embedded Multiprocessor with NoC: Application to Cryptography

机译:具有NoC的嵌入式多处理器上数据并行和流水线信号处理应用程序的自动设计流程:在密码学中的应用

获取原文
       

摘要

Embedded system design is increasingly based on single chip multiprocessors because of the high performance and flexibility requirements. Embedded multiprocessors on FPGA provide the additional flexibility by allowing customization through addition of hardware accelerators on FPGA when parallel software implementation does not provide the expected performance. And the overall multiprocessor architecture is still kept for additional applications. This provides a transition to software only parallel implementation while avoiding pure hardware implementation. An automatic design flow is proposed well suited for data flow signal processing exhibiting both pipelining and data parallel mode of execution. Fork-Join model-based software parallelization is explored to find out the best parallelization configuration. C-based synthesis coprocessor is added to improve performance with more hardware resource usage. The Triple Data Encryption Standard (TDES) cryptographic algorithm on a 48-PE single-chip distributed memory multiprocessor is selected as an application example of the flow.
机译:由于对高性能和灵活性的要求,嵌入式系统设计越来越多地基于单芯片多处理器。当并行软件实现无法提供预期的性能时,FPGA上的嵌入式多处理器通过允许在FPGA上添加硬件加速器进行定制,从而提供了额外的灵活性。整个多处理器体系结构仍保留用于其他应用程序。这提供了向纯软件并行实现的过渡,同时避免了纯硬件实现。提出了一种自动设计流程,非常适合于同时显示流水线和数据并行执行模式的数据流信号处理。探索了基于Fork-Join模型的软件并行化,以找出最佳的并行化配置。添加了基于C的综合协处理器,以通过使用更多的硬件资源来提高性能。该流程的应用示例选择了48-PE单芯片分布式存储器多处理器上的三重数据加密标准(TDES)加密算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号