...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Graph-Based Sparsification and Synthesis of Dense Matrices in the Reduction of RLC Circuits
【24h】

Graph-Based Sparsification and Synthesis of Dense Matrices in the Reduction of RLC Circuits

机译:基于图的稀矩和致密矩阵的合成在RLC电路的减少中

获取原文
获取原文并翻译 | 示例
           

摘要

The integration of more components into modern integrated circuits (ICs) has led to very large RLC parasitic networks consisting of millions of nodes that have to be simulated in many times or frequencies to verify the proper operation of the chip. Model order reduction (MOR) techniques have been employed routinely to substitute the large-scale parasitic model with a model of lower order with a similar response at the input-output ports. However, established MOR techniques generally result in dense system matrices that render their simulation impractical. To this end, in this article, we propose a methodology for the sparsification of the dense circuit matrices resulting from MOR of general RLC circuits, which employs a sequence of algorithms based on the computation of the nearest diagonally dominant matrix and the sparsification of the corresponding graph. In addition, we describe a procedure for synthesizing the sparsified reduced-order model into an RLC circuit with only positive elements. Experimental results indicate that a high sparsity ratio of the reduced system matrices can be achieved with very small loss of accuracy.
机译:更多组件的集成到现代集成电路(ICS)中导致非常大的RLC寄生网络,该网络由数百万个节点组成,该节点必须在许多次或频率中模拟以验证芯片的正确操作。模型顺序减少(MOR)技术已经常规地使用,以将大规模寄生模型用较低顺序的模型替换,在输入输出端口处具有类似的响应。然而,已建立的MOR技术通常导致密集的系统矩阵,使其模拟变得不切实际。为此,在本文中,我们提出了一种方法来阐明由Gener RLC电路的MOR由MOR产生的致密电路矩阵的方法,该方法基于最接近的对角线主导矩阵的计算和相应的稀疏化的算法图形。另外,我们描述了一种用于将稀疏的缩小阶模型合成到仅具有正元素的RLC电路中的过程。实验结果表明,通过非常小的精度损失,可以实现减少系统矩阵的高稀疏比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号