【24h】

Mesh routing topologies for multi-FPGA systems

机译:多FPGA系统的网状路由拓扑

获取原文
获取原文并翻译 | 示例
           

摘要

There is currently great interest in using fixed arrays of FPGAs for logic emulators, custom computing devices, and software accelerators. An important part of designing such a system is determining the proper routing topology to use to interconnect the FPGAs. This topology can have a great effect on the area and delay of the resulting system. Crossbar, Hierarchical Crossbar, and Mesh interconnection schemes have all been proposed for use in FPGA-based systems. In this paper, we examine Mesh interconnection schemes, and propose several constructs for more efficient topologies. These reduce interchip delays by more than 60% over the basic four-way Mesh.
机译:当前,对于逻辑仿真器,定制计算设备和软件加速器使用FPGA的固定阵列非常感兴趣。设计这样的系统的重要部分是确定用于互连FPGA的正确路由拓扑。这种拓扑结构会对最终系统的面积和延迟产生很大影响。已经提出了Crossbar,Herarchical Crossbar和Mesh互连方案,用于基于FPGA的系统。在本文中,我们研究了网状互连方案,并提出了几种更有效的拓扑结构。与基本的四向网格相比,这些将芯片间延迟降低了60%以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号