首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Exploiting intellectual properties with imprecise design costs for system-on-chip synthesis
【24h】

Exploiting intellectual properties with imprecise design costs for system-on-chip synthesis

机译:利用不精确的设计成本开发知识产权,以进行片上系统综合

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents an intellectual property (IP)-based system-on-chip (SoC) synthesis framework focusing on how to select IPs from different sources and how to integrate the selected IPs using on-chip buses. In order to synthesize an on-chip bus-based SoC architecture using IPs with imprecise design costs, we propose a possibilistic mixed integer linear programming (PMILP) model, which is converted into an equivalent mixed integer linear programming (MILP) model without increasing the computational complexity. Then, the equivalent MILP model is solved to decide whether each IP is selected or not, and to locate the selected IP on the optimal on-chip bus of a hierarchical bus architecture that consists of on-chip buses with different bus attributes. Experimental results on an MP3 decoding system show that the IP-centric design space with uncertainty can be successfully explored using the proposed scheme.
机译:本文提出了一种基于知识产权(IP)的片上系统(SoC)综合框架,重点关注如何从不同来源选择IP,以及如何使用片上总线集成所选的IP。为了使用不精确的设计成本使用IP综合基于片上总线的SoC架构,我们提出了一种可能的混合整数线性规划(PMILP)模型,该模型可以转换为等效的混合整数线性规划(MILP)模型而不会增加计算复杂度。然后,求解等效的MILP模型,以确定是否选择了每个IP,并将选定的IP定位在分层总线体系结构的最佳片上总线上,该分层总线结构由具有不同总线属性的片上总线组成。在MP3解码系统上的实验结果表明,使用该方案可以成功地探索具有不确定性的以IP为中心的设计空间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号