...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Dual-edge triggered storage elements and clocking strategy for low-power systems
【24h】

Dual-edge triggered storage elements and clocking strategy for low-power systems

机译:低功耗系统的双边触发存储元件和时钟策略

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper describes the classification, detailed timing characterization, evaluation, and design of the dual-edge triggered storage elements (DETSE). The performance and power characterization of DETSE includes the effect of clocking at halved clock frequency and impact of load imposed by the storage element to the clock distribution network. The presented analysis estimates the timing penalty and power savings of a system based on DETSE, and gives design guidelines for high-performance and low-power application. In addition, the paper presents a class of dual-edge triggered flip-flops with clock load, delay, and internal power consumption comparable to the fastest single-edge triggered storage elements (SETSE). Our simulated results show that by halving the clock frequency, dual-edge clocking strategy can save about 50% of the power consumed by the clock distribution network, and relax the design of clock distribution system, while paying virtually no penalty in throughput.
机译:本文介绍了双沿触发存储元件(DETSE)的分类,详细的时序特性,评估和设计。 DETSE的性能和功率特性包括以一半的时钟频率计时的影响,以及存储元件对时钟分配网络施加的负载的影响。提出的分析估计了基于DETSE的系统的时序损失和功耗节省,并给出了针对高性能和低功耗应用的设计指南。此外,本文提出了一种双边触发触发器,其时钟负载,延迟和内部功耗可与最快的单边触发存储元件(SETSE)相媲美。我们的仿真结果表明,通过将时钟频率降低一半,双边沿时钟策略可以节省时钟分配网络所消耗的功率的50%,并且可以简化时钟分配系统的设计,同时几乎不影响吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号