首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >New degree computationless modified euclid algorithm and architecture for Reed-Solomon decoder
【24h】

New degree computationless modified euclid algorithm and architecture for Reed-Solomon decoder

机译:用于Reed-Solomon解码器的新度的无度修正的euclid新算法和体系结构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper proposes a new degree computationless modified Euclid (DCME) algorithm and its dedicated architecture for Reed-Solomon (RS) decoder. This architecture has low hardware complexity compared with conventional modified Euclid (ME) architectures, since it can completely remove the degree computation and comparison circuits. The architecture employing a systolic array requires only the latency of 2t clock cycles to solve the key equation without initial latency. In addition, the DCME architecture using 3t+2 basic cells has regularity and scalability since it uses only one processing element. Hence, the proposed DCME architecture provides the short latency and low-cost RS decoding. The DCME architecture has been synthesized using the 0.25-/spl mu/m Faraday CMOS standard cell library and operates at 200 MHz. The gate count of the DCME architecture is 21 760. Hence, the RS decoder using the proposed DCME architecture can reduce the total gate count by at least 23% and the total latency to at least 10% compared with conventional ME decoders.
机译:提出了一种新的无度数改进的欧几里得(DCME)算法及其专用于Reed-Solomon(RS)解码器的体系结构。与传统的改进的Euclid(ME)架构相比,该架构具有较低的硬件复杂性,因为它可以完全消除度计算和比较电路。采用脉动阵列的架构仅需要2t时钟周期的延迟即可解决关键方程式,而无需初始延迟。另外,使用3t + 2基本单元的DCME体系结构具有规则性和可伸缩性,因为它仅使用一个处理元素。因此,所提出的DCME架构提供了短等待时间和低成本的RS解码。 DCME架构已使用0.25- / spl mu / m法拉第CMOS标准单元库进行了合成,并在200 MHz下工作。 DCME架构的门数为21760。因此,与传统的ME解码器相比,使用建议的DCME架构的RS解码器可以将总门数减少至少23%,并将总延迟减少到至少10%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号