首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A power-driven multiplication instruction-set design method for ASIPs
【24h】

A power-driven multiplication instruction-set design method for ASIPs

机译:一种用于asip的幂驱动乘法指令集设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel power-driven multiplication instruction-set design method for application-specific instruction-set processors (ASIPs). Based on a dual-and-configurable-multiplier structure, our proposed method devises a multiplication instruction set for low-power ASIPs. Our method exploits the execution sequences of multiplication instructions and effective bit widths of variables to reduce power consumed by redundant multiplication bits while minimizing the multiplication execution time. Experimental results on a set of DSP programs demonstrate that our proposed method achieves significant power reduction (up to 18.53%) and execution time improvement (up to 10.43%) with 18% area overhead.
机译:本文提出了一种针对专用指令集处理器(ASIP)的新型功率驱动乘法指令集设计方法。基于双重可配置的乘法器结构,我们提出的方法设计了一种针对低功耗ASIP的乘法指令集。我们的方法利用乘法指令的执行顺序和变量的有效位宽,以减少冗余乘法位消耗的功率,同时最大程度地减少乘法执行时间。在一组DSP程序上的实验结果表明,我们提出的方法可实现显着的功耗降低(高达18.53%)和执行时间的改进(高达10.43%),并且占用的面积为18%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号