...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-Power Leading-Zero Counting and Anticipation Logic for High-Speed Floating Point Units
【24h】

Low-Power Leading-Zero Counting and Anticipation Logic for High-Speed Floating Point Units

机译:高速浮点单元的低功耗前导零计数和预期逻辑

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a new leading-zero counter (or detector) is presented. New boolean relations for the bits of the leading-zero count are derived that allow their computation to be performed using standard carry-lookahead techniques. Using the proposed approach various design choices can be explored and different circuit topologies can be derived for the design of the leading-zero counting unit. The new circuits can be efficiently implemented either in static or in dynamic logic and require significantly less energy per operation compared to the already known architectures. The integration of the proposed leading-zero counter with the leading-zero anticipation logic is analyzed and the most efficient combination is identified. Finally, a simple yet efficient technique for handling the error of the leading-zero anticipation logic is also presented. The energy-delay behavior of the proposed circuits has been investigated using static and dynamic CMOS implementations in a 130-nm CMOS technology.
机译:本文提出了一种新的前导零计数器(或检测器)。导出了前导零计数的位的新布尔关系,这些关系允许使用标准提前进位技术进行计算。使用所提出的方法,可以探索各种设计选择,并且可以为前导零计数单元的设计导出不同的电路拓扑。与已知的架构相比,新电路可以以静态或动态逻辑高效实现,并且每次操作所需的能量大大减少。分析了建议的零位前导计数器与零位前导预期逻辑的集成,并确定了最有效的组合。最后,还提出了一种简单而有效的技术来处理零前导预期逻辑的误差。已使用130-nm CMOS技术中的静态和动态CMOS实施方式研究了所建议电路的能量延迟行为。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号