...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Novel Video Memory Reduces 45% of Bitline Power Using Majority Logic and Data-Bit Reordering
【24h】

Novel Video Memory Reduces 45% of Bitline Power Using Majority Logic and Data-Bit Reordering

机译:新型视频存储器使用多数逻辑和数据位重新排序功能可降低45%的位线功耗

获取原文
获取原文并翻译 | 示例

摘要

We propose a low-power two-port SRAM for real-time video processing that exploits statistical similarity in images. To minimize the discharge power on a read bitline, a majority-logic circuit decides if input data should be inverted in a write cycle, so that “1”s are in the majority. In addition, for further power reduction, write-in data are reordered into digit groups from the most significant bit group to the least significant bit group. The measurement result of a 68-kbit video memory in a 90-nm process demonstrates that a 45% power saving is achieved on the read bitline. The speed and area overheads are 4% and 7%, respectively.
机译:我们提出了一种用于实时视频处理的低功耗两端口SRAM,它利用了图像的统计相似性。为了最小化读取位线上的放电功率,多数逻辑电路决定是否应在写周期内反转输入数据,以便多数为“ 1”。另外,为了进一步降低功耗,将写入数据从最高有效位组到最低有效位组重新排序为数字组。一个68 kbit的视频存储器在90纳米工艺中的测量结果表明,在读取位线上实现了45%的功耗节省。速度和面积开销分别为4%和7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号