...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Medium-Grain Reconfigurable Architecture for DSP: VLSI Design, Benchmark Mapping, and Performance
【24h】

A Medium-Grain Reconfigurable Architecture for DSP: VLSI Design, Benchmark Mapping, and Performance

机译:一种中等粒度的可重构DSP架构:VLSI设计,基准映射和性能

获取原文
获取原文并翻译 | 示例

摘要

Reconfigurable hardware has become a well-accepted option for implementing digital signal processing (DSP). Traditional devices such as field-programmable gate arrays offer good fine-grain flexibility. More recent coarse-grain reconfigurable architectures are optimized for word-length computations. We have developed a medium-grain reconfigurable architecture that combines the advantages of both approaches. Modules such as multipliers and adders are mapped onto blocks of 4-bit cells. Each cell contains a matrix of lookup tables that either implement mathematics functions or a random-access memory. A hierarchical interconnection network supports data transfer within and between modules. We have created software tools that allow users to map algorithms onto the reconfigurable platform. This paper analyzes the implementation of several common benchmarks, ranging from floating-point arithmetic to a radix-4 fast fourier transform. The results are compared to contemporary DSP hardware.
机译:可重配置的硬件已成为实现数字信号处理(DSP)的公认选项。诸如现场可编程门阵列之类的传统设备提供了良好的细粒度灵活性。最近的粗粒度可重新配置体系结构已针对字长计算进行了优化。我们已经开发了一种中粒度可重新配置的架构,该架构结合了两种方法的优点。诸如乘法器和加法器之类的模块被映射到4位单元的块上。每个单元包含一个查找表矩阵,这些查找表可以实现数学功能或随机存取存储器。分层互连网络支持模块内部和模块之间的数据传输。我们创建了软件工具,允许用户将算法映射到可重新配置的平台上。本文分析了几种常见基准的实现,从浮点算术到基数4的快速傅立叶变换。将结果与当代DSP硬件进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号