...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Joint Profit and Process Variation Aware High Level Synthesis With Speed Binning
【24h】

Joint Profit and Process Variation Aware High Level Synthesis With Speed Binning

机译:联合利润和流程变化,可通过速度分级实现高级综合

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

As integrated circuits continuously scale up, process variation plays an increasingly significant role in system design and semiconductor economic return. In this paper, we explore the potential of profit improvement under the inherent semiconductor variability based on the speed binning technique. We aim to develop a set of high level synthesis (HLS) solutions, for which purpose heuristic techniques, including allocation, scheduling, and resource binding, are proposed. The goal is to construct designs that maximize the number of chips that can be sold at the most advantageous price, leading to the maximization of the overall profit. In addition, a genetic algorithm-based formulation is constructed for HLS solutions. Then, we complement the HLS techniques with near-optimal bin placement strategies for further profit improvement. Experimental results confirm the superiority of the HLS results and the associated improvement in profit margins.
机译:随着集成电路的规模不断扩大,工艺变化在系统设计和半导体经济回报中扮演着越来越重要的角色。在本文中,我们探索了基于速度分箱技术在固有半导体可变性下利润提高的潜力。我们旨在开发一套高级综合(HLS)解决方案,为此提出了启发式技术,包括分配,调度和资源绑定。目标是构建能够以最优惠的价格出售的芯片数量最大化的设计,从而实现整体利润的最大化。此外,针对HLS解决方案构建了基于遗传算法的公式。然后,我们用接近最佳的装箱策略对HLS技术进行补充,以进一步提高利润。实验结果证实了HLS结果的优越性以及相关的利润率提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号