...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Three-Dimensional nand Flash for Vector–Matrix Multiplication
【24h】

Three-Dimensional nand Flash for Vector–Matrix Multiplication

机译:用于向量矩阵乘法的三维nand Flash

获取原文
获取原文并翻译 | 示例

摘要

Three-Dimensional NAND flash technology is one of the most competitive integrated solutions for the high-volume massive data storage. So far, there are few investigations on how to use 3-D NAND flash for in-memory computing in the neural network accelerator. In this brief, we propose using the 3-D vertical channel NAND array architecture to implement the vector-matrix multiplication (VMM) with for the first time. Based on the array-level SPICE simulation, the bias condition including the selector layer and the unselected layers is optimized to achieve high computation accuracy of VMM. Since the VMM can be performed layer by layer in a 3-D NAND array, the read-out latency is largely improved compared to the conventional single-cell read-out operation. The impact of device-to-device variation on the computation accuracy is also analyzed.
机译:三维NAND闪存技术是针对大容量海量数据存储的最具竞争力的集成解决方案之一。到目前为止,关于如何在神经网络加速器中使用3-D NAND闪存进行内存中计算的研究很少。在本摘要中,我们建议首次使用3-D垂直通道NAND阵列架构来实现向量矩阵乘法(VMM)。基于阵列级SPICE仿真,优化了包括选择层和未选择层的偏置条件,以实现VMM的高计算精度。由于可以在3-D NAND阵列中逐层执行VMM,因此与传统的单单元读取操作相比,读取延迟大大提高了。还分析了设备间差异对计算精度的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号