...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 160-MHz analog front-end IC for EPR-IV PRML magnetic storage read channels
【24h】

A 160-MHz analog front-end IC for EPR-IV PRML magnetic storage read channels

机译:用于EPR-IV PRML磁存储读取通道的160MHz模拟前端IC

获取原文
获取原文并翻译 | 示例

摘要

A front-end IC for EPR-IV partial-response maximum likelihood (PRML) detection systems used in magnetic recording systems is developed. Reorganization of the front-end architecture reduces clock acquisition time and lowers chip complexity and power. A new six-pole 80-MHz continuous-time filter equalizes waveforms to the desired ERR-IV target. The equalizer is tuned in quality-factor and frequency to a synthesized system clock, reducing drifts due to processing and temperature variations. An on-chip timing recovery circuit, incorporating a 160-MHz sampled-analog phase detector and 200-MHz voltage-controlled oscillator (VCO) regenerates the data clock. The phase detector used is appropriate for (1, 7) code, and can be extended to operate on (0, k) codes. During head seeks, a secondary loop incorporating the VCO locks to the write clock and acquires the anticipated read-clock frequency. All signal paths are serial and fully differential. The chip is fabricated in a 1-/spl mu/m CMOS process.
机译:开发了用于磁记录系统中的EPR-IV部分响应最大似然(PRML)检测系统的前端IC。前端架构的重组减少了时钟获取时间,并降低了芯片复杂度和功耗。新的六极80MHz连续时间滤波器可将波形均衡到所需的ERR-IV目标。均衡器的质量因数和频率均调整为合成的系统时钟,从而减少了由于处理和温度变化而引起的漂移。片上定时恢复电路结合了160MHz的采样模拟鉴相器和200MHz的压控振荡器(VCO),可重新生成数据时钟。所使用的鉴相器适用于(1,7)码,并且可以扩展为对(0,k)码进行操作。在寻头期间,结合了VCO的次级环路将锁定到写时钟并获取预期的读时钟频率。所有信号路径均为串行且全差分。该芯片采用1- / spl mu / m CMOS工艺制造。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号