首页> 外文期刊>IEEE Journal of Solid-State Circuits >Measurement and modeling of on-chip transmission line effects in a 400 MHz microprocessor
【24h】

Measurement and modeling of on-chip transmission line effects in a 400 MHz microprocessor

机译:400 MHz微处理器中片上传输线效应的测量和建模

获取原文
获取原文并翻译 | 示例
           

摘要

On-chip interconnect delays are becoming an increasingly important factor for high-performance microprocessors. Consequently, critical on-chip wiring must be carefully optimized to reduce and control interconnect delays, and accurate interconnect modeling has become more important. This paper shows the importance of including transmission line effects in interconnect modeling of the on-chip clock distribution of a 400 MHz CMOS microprocessor. Measurements of clock waveforms on the microprocessor showing 30 ps skew were made using an electron beam prober. Waveforms from a test chip are also shown to demonstrate the importance of transmission line effects.
机译:片上互连延迟正成为高性能微处理器越来越重要的因素。因此,必须仔细优化关键的片上布线,以减少和控制互连延迟,并且精确的互连建模变得越来越重要。本文显示了在400 MHz CMOS微处理器的片上时钟分配的互连建模中包括传输线效应的重要性。使用电子束探测器在微处理器上显示30 ps时滞的时钟波形进行了测量。还显示了来自测试芯片的波形,展示了传输线效应的重要性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号