...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 450-MHz RISC microprocessor with enhanced instruction set and copper interconnect
【24h】

A 450-MHz RISC microprocessor with enhanced instruction set and copper interconnect

机译:具有增强指令集和铜互连的450MHz RISC微处理器

获取原文
获取原文并翻译 | 示例

摘要

This superscalar microprocessor is the first implementation of a 32-bit RISC architecture specification incorporating a single-instruction, multiple-data vector processing engine. Two instructions per cycle plus a branch can be dispatched to two of seven execution units in this microarchitecture designed for high execution performance, high memory bandwidth, and low power for desktop, embedded, and multiprocessing systems. The processor features an enhanced memory subsystem, 128-bit internal data buses for improved bandwidth, and 32-KB eight-way instruction/data caches. The integrated L2 tag and cache controller with a dedicated L2 bus interface supports L2 cache sizes of 512 KB, 1 MB, or 2 MB with two-way set associativity. At 450 MHz, and with a 2-MB L2 cache, this processor is estimated to have a floating-point and integer performance metric of 20 while dissipating only 7 W at 1.8 V. The 10.5 million transistor, 83-mm/sup 2/ die is fabricated in a 1.8-V, 0.20-/spl mu/m CMOS process with six layers of copper interconnect.
机译:该超标量微处理器是32位RISC体系结构规范的首次实现,该规范结合了单指令多数据矢量处理引擎。在这种微体系结构中,每个周期有两个指令加上一个分支可以被调度到七个执行单元中的两个,旨在为台式机,嵌入式和多处理系统提供高性能,高内存带宽和低功耗。该处理器具有增强的内存子系统,用于改善带宽的128位内部数据总线和32 KB八路指令/数据高速缓存。具有专用L2总线接口的集成L2标签和高速缓存控制器通过双向设置关联性支持512 KB,1 MB或2 MB的L2高速缓存大小。在450 MHz频率下,具有2 MB L2高速缓存,该处理器的浮点和整数性能指标估计为20,而在1.8 V时仅消耗7W。1050万个晶体管,83 mm / sup 2 /芯片采用1.8V,0.20- / splμ/ m CMOS工艺制造,具有六层铜互连。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号