首页> 外文期刊>IEEE Journal of Solid-State Circuits >A pixel-parallel image processor using logic pitch-matched to dynamic memory
【24h】

A pixel-parallel image processor using logic pitch-matched to dynamic memory

机译:使用逻辑间距匹配到动态存储器的像素并行图像处理器

获取原文
获取原文并翻译 | 示例
       

摘要

A pixel-parallel image processor provides the capability for desktop systems to perform low-level image processing tasks in real time. Compact logic units are pitch-matched to DRAM columns to form dense blocks of processing elements. The processing elements are interconnected to form a 64/spl times/64 array, with each processing element assigned to a single pixel. Operating with a 60-ns clock cycle in a complete system, fully functional devices dissipate 300 mW. Using the devices, low-level image processing tasks have been performed in real time with input images provided at rates exceeding 30 frames/s.
机译:像素并行图像处理器为桌面系统提供了实时执行低级图像处理任务的功能。紧凑的逻辑单元与DRAM列的间距匹配,以形成密集的处理元件块。处理元件相互连接以形成64 / spl times / 64阵列,每个处理元件分配给单个像素。在整个系统中以60 ns的时钟周期运行时,功能齐全的器件的功耗为300 mW。使用这些设备,已经以超过30帧/秒的速率提供输入图像来实时执行低级图像处理任务。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号