首页> 外文期刊>IEEE Journal of Solid-State Circuits >A low-power IDCT macrocell for MPEG-2 MP@ML exploiting data distribution properties for minimal activity
【24h】

A low-power IDCT macrocell for MPEG-2 MP@ML exploiting data distribution properties for minimal activity

机译:一种用于MPEG-2 MP @ ML的低功耗IDCT宏单元,它利用数据分发属性来最大限度地减少活动

获取原文
获取原文并翻译 | 示例
           

摘要

A chip has been designed and tested to demonstrate the feasibility of an ultra-low-power, two-dimensional inverse discrete cosine transform (IDCT) computation unit in a standard 3.3-V process. A data-driven computation algorithm that exploits the relative occurrence of zero-valued DCT coefficients coupled with clock gating has been used to minimize switched capacitance. In addition, circuit and architectural techniques such as deep pipelining have been used to lower the voltage and reduce the energy dissipation per sample. A Verilog-based power tool has been developed and used for architectural exploration and power estimation. The chip has a measured power dissipation of 4.65 mW at 1.3 V and 14 MHz, which meets the sample rate requirements for MPEG-2 MP@ML. The power dissipation improves significantly at lower bit rates (coarser quantization), which makes this implementation ideal for emerging quality-on-demand protocols that trade off energy efficiency and video quality.
机译:设计并测试了一种芯片,以证明在标准3.3V工艺中采用超低功耗二维逆离散余弦逆变换(IDCT)计算单元的可行性。利用数据驱动的计算算法,利用零值DCT系数的相对出现以及时钟门控,已被用于最小化开关电容。此外,电路和架构技术(例如深流水线)已用于降低电压并减少每个样本的能量耗散。已经开发了基于Verilog的动力工具,并将其用于架构探索和动力估算。该芯片在1.3 V和14 MHz时测得的功耗为4.65 mW,符合MPEG-2 MP @ ML的采样率要求。在较低的比特率(较粗的量化)下,功耗得到了显着改善,这使得该实现方案非常适合新兴的按需质量协议,而这些协议需要在能源效率和视频质量之间进行权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号