...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A cascaded continuous-time ΣΔ Modulator with 67-dB dynamic range in 10-MHz bandwidth
【24h】

A cascaded continuous-time ΣΔ Modulator with 67-dB dynamic range in 10-MHz bandwidth

机译:在10MHz带宽内具有67dB动态范围的级联连续时间ΣΔ调制器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents the design of a 2-2 cascaded continuous-time sigma-delta modulator. The cascaded modulator comprises two stages with second-order continuous-time resonator loopfilters, 4-bit quantizers, and feedback digital-to-analog converters. The digital noise cancellation filter design is determined using continuous-time to discrete-time transformation of the sigma-delta loopfilter transfer functions. The required matching between the analog and digital filter coefficients is achieved by means of simple digital calibration of the noise cancellation filter. Measurement results of a 0.18-Μm CMOS prototype chip demonstrate 67-dB dynamic range in a 10-MHz bandwidth at 8 times oversampling for a single continuous-time cascaded modulator. Two cascaded modulators in quadrature configuration provide 20-MHz aggregate bandwidth. Measured anti-alias suppression is over 50 dB for input signals in the band from 150 to 170 MHz around the sampling frequency of 160 MHz.
机译:本文介绍了2-2级联连续时间sigma-delta调制器的设计。级联调制器包括两级,它们具有二阶连续时间谐振器环路滤波器,4位量化器和反馈数模转换器。使用sigma-delta环路滤波器传递函数的连续时间到离散时间的转换来确定数字噪声消除滤波器的设计。模拟和数字滤波器系数之间所需的匹配通过噪声消除滤波器的简单数字校准来实现。 0.18μmCMOS原型芯片的测量结果表明,对于单个连续时间级联调制器,在10MHz带宽,8倍过采样下的动态范围为67dB。正交配置的两个级联调制器可提供20 MHz的总带宽。在160 MHz的采样频率附近,对于150至170 MHz频带中的输入信号,测得的抗混叠抑制超过50 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号