首页> 外文会议>Proceedings of the 18th IEEE/IFIP VLSI System on Chip Conference >A 36-mW continuous-time sigma-delta modulator with 74db dynamic range and 10-MHz bandwidth
【24h】

A 36-mW continuous-time sigma-delta modulator with 74db dynamic range and 10-MHz bandwidth

机译:具有74db动态范围和10MHz带宽的36mW连续时间sigma-delta调制器

获取原文

摘要

A wide-bandwidth low-power CT ΣΔ modulator with 10MHz signal bandwidth is implemented in TSMC 0.18 µm CMOS process in this paper. To realize such application scenario, the proposed modulator comprises a third-order active-RC loop filter and a 4-bit internal quantizer operating at 320 MHz clock frequency. To reduced clock jitter sensitivity, non-return-to-zero (NRZ) DAC pulse shaping is used. The excess loop delay is set to half the sampling period of the quantizer and the excess loop delay compensation is achieved by the discrete-time deviator structure. The simulation result achieves above 74-dB SNDR (12 ENOB) over a 10-MHz signal band. The power dissipation is 36mW from a 1.8-V supply and the energy per conversion is 235fJ from post-layout simulation. The proposed circuitry can be utilized in low-power medical imaging and modern wireless communications.
机译:本文在台积电(TSMC)0.18 µm CMOS工艺中实现了具有10MHz信号带宽的宽带低功耗CTΣΔ调制器。为了实现这种应用场景,提出的调制器包括一个三阶有源RC环路滤波器和一个工作在320 MHz时钟频率的4位内部量化器。为了降低时钟抖动灵敏度,使用了非归零(NRZ)DAC脉冲整形。多余的环路延迟设置为量化器采样周期的一半,并且多余的环路延迟补偿是通过离散时间偏斜器结构实现的。仿真结果在10MHz的信号频带上实现了74dB以上的SNDR(12 ENOB)。 1.8V电源的功耗为36mW,布局后仿真的每次转换能量为235fJ。所提出的电路可以用于低功率医学成像和现代无线通信中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号